(ÁÖ)¸¶ÀÌ´õ½º¿¡ÀÌÄ¡¾Ë

Design Verification (R&D)

¸ðÁýºÎ¹® ¹× ÀÚ°Ý¿ä°Ç

¸ðÁýºÎ¹® ´ã´ç¾÷¹« ÀÚ°Ý¿ä°Ç Àοø
Design Verification

[´ã´ç¾÷¹«]

• Advanced Verification Methodology
- UVM(Universal Verification Methodology)À» Ȱ¿ëÇÑ Digital IP ¼³°è °ËÁõ
- SystemVerilog ±â¹ÝÀÇ Assertion-based / Coverage-based Verification ¼öÇà
• Product-Specific Verification
- Display Driver IC (DDI), Gate Driver IC, VR, T-Con Á¦Ç°±º ¼³°è °ËÁõ
- Real Number ModelingÀ» ÅëÇÑ AMS(Analog Mixed Signal) °ËÁõ ¹× ºÐ¼®
• Infrastructure & Automation
- È¿À²ÀûÀÎ °ËÁõ ȯ°æ ±¸ÃàÀ» À§ÇÑ Script Ȱ¿ë ¹× ÀÚµ¿È­ ÇÁ·Î¼¼½º Á¤¸³

[ÀÚ°Ý¿ä°Ç]

- ÇзÂ: ÀüÀÚ/Àü±â°øÇÐ °ü·Ã Çлç ÀÌ»ó

- °æ·Â: ÇØ´ç ºÐ¾ß °æ·Â 4³â ÀÌ»ó

- ÇÙ½É IP ¹× SoC ´ÜÀ§ÀÇ °ËÁõ ÇÁ·Î¼¼½º °æÇèÀ» º¸À¯ÇϽŠºÐ

[¿ì´ë »çÇ×]

- Technical Skills: SystemVerilog ¹× UVM ½Ç¹« ´ÉÅëÀÚ

- Programming: C ¶Ç´Â Python Language Ȱ¿ë ¿ì¼öÀÚ (TOP Simulation Infra ±¸Ãà °æÇè)


0 ¸í

±Ù¹«Á¶°Ç

  • °í¿ëÇüÅÂ: Á¤±ÔÁ÷
  • ±Þ¿©Á¶°Ç: ȸ»ç³»±Ô

ÀüÇü´Ü°è ¹× Á¦Ãâ¼­·ù

  • ÀüÇü´Ü°è: ¼­·ùÀüÇü > ¸éÁ¢ÁøÇà > 2Â÷¸éÁ¢ÁøÇà > ÃÖÁ¾ÇÕ°Ý
  • Ãß°¡ Á¦Ãâ¼­·ù
    À̷¼­, ÀÚ±â¼Ò°³¼­

Á¢¼ö¹æ¹ý

  • Á¢¼ö¹æ¹ý: ÀÎÅ©·çÆ® Á¢¼ö
  • Á¢¼ö¾ç½Ä: ÀÎÅ©·çÆ® À̷¼­

±âŸ À¯ÀÇ»çÇ×

  • ÀÔ»çÁö¿ø¼­ ¹× Á¦Ãâ¼­·ù¿¡ ÇãÀ§»ç½ÇÀÌ ÀÖÀ» °æ¿ì ä¿ëÀÌ Ãë¼ÒµÉ ¼ö ÀÖ½À´Ï´Ù.

00